Mohd Shareduwan M. Kasihmuddin

Work place: School of Mathematical Sciences, Universiti Sains Malaysia, 11800 USM, Penang Malaysia

E-mail: iwanmaidin@gmail.com

Website:

Research Interests: Computer systems and computational processes, Neural Networks, Network Architecture, Data Structures and Algorithms, Combinatorial Optimization, Logic Calculi

Biography

Mohd Shareduwan bin M. Kasihmuddin received his MSc (2014) and BSc(Ed) (2013) from Universiti Sains Malaysia. He is currently pursuing Ph.D degree with School of Mathematical Science, Universiti Sains Malaysia Penang Malaysia. His current research interests include neuro-heuristic method, constrained optimization, neural network and logic programming.

Author Articles
Bezier Curves Satisfiability Model in Enhanced Hopfield Network

By Mohd Shareduwan M. Kasihmuddin Mohd Asyraf Mansor Saratha Sathasivam

DOI: https://doi.org/10.5815/ijisa.2016.12.02, Pub. Date: 8 Dec. 2016

Bezier curve is one of the most pragmatic curves that has vast application in computer aided geometry design. Unlike other normal curves, any Bezier curve model must follow the properties of Bezier curve. In our paper, we proposed the reconstruction of Bezier models by implementing satisfiability problem in Hopfield neural network as Bezier properties verification technique. We represent our logic construction to 2-satisfiability (2SAT) clauses in order to represent the properties of the Bezier curve model. The developed Bezier model will be integrated with Hopfield neural network in order to detect the existence of any non-Bezier curve. Microsoft Visual C++ 2013 is used as a platform for training, testing and validating of our proposed design. Hence, the performance of our proposed technique is evaluated based on global Bezier model and computation time. It has been observed that most of the model produced by HNN-2SAT are Bezier curve models.

[...] Read more.
Enhanced Hopfield Network for Pattern Satisfiability Optimization

By Mohd Asyraf Mansor Mohd Shareduwan M. Kasihmuddin Saratha Sathasivam

DOI: https://doi.org/10.5815/ijisa.2016.11.04, Pub. Date: 8 Nov. 2016

Highly-interconnected Hopfield network with Content Addressable Memory (CAM) are shown to be extremely effective in constraint optimization problem. The emergent of the Hopfield network has producing a prolific amount of research. Recently, 3 Satisfiability (3-SAT) has becoming a tool to represent a variety combinatorial problems. Incorporated with 3-SAT, Hopfield neural network (HNN-3SAT) can be used to optimize pattern satisfiability (Pattern-SAT) problem. Hence, we proposed the HNN-3SAT with Hyperbolic Tangent activation function and the conventional McCulloch-Pitts function. The aim of this study is to investigate the accuracy of the pattern generated by our proposed algorithms. Microsoft Visual C++ 2013 is used as a platform for training, testing and validating our Pattern-SAT design. The detailed performance of HNN-3SAT of our proposed algorithms in doing Pattern-SAT will be discussed based on global pattern-SAT and running time. The result obtained from the simulation demonstrate the effectiveness of HNN-3SAT in doing Pattern-SAT.

[...] Read more.
VLSI Circuit Configuration Using Satisfiability Logic in Hopfield Network

By Mohd Asyraf Mansor Mohd Shareduwan M. Kasihmuddin Saratha Sathasivam

DOI: https://doi.org/10.5815/ijisa.2016.09.03, Pub. Date: 8 Sep. 2016

Very large scale integration (VLSI) circuit comprises of integrated circuit (IC) with transistors in a single chip, widely used in many sophisticated electronic devices. In our paper, we proposed VLSI circuit design by implementing satisfiability problem in Hopfield neural network as circuit verification technique. We restrict our logic construction to 2-Satisfiability (2-SAT) and 3-Satisfiability (3-SAT) clauses in order to suit with the transistor configuration in VLSI circuit. In addition, we developed VLSI circuit based on Hopfield neural network in order to detect any possible error earlier than the manual circuit design. Microsoft Visual C++ 2013 is used as a platform for training, testing and validating of our proposed design. Hence, the performance of our proposed technique evaluated based on global VLSI configuration, circuit accuracy and the runtime. It has been observed that the VLSI circuits (HNN-2SAT and HNN-3SAT circuit) developed by proposed design are better than the conventional circuit due to the early error detection in our circuit.

[...] Read more.
Other Articles