Vinod Kapse

Work place: Dept. of Electronics & Communication Engg. Jabalpur Engineering College, Jabalpur, India

E-mail: kapse.vinod@rediffmail.com

Website:

Research Interests: Interaction Design, Robotics, Processor Design, Algorithm Design, Logic Calculi, Logic Circuit Theory

Biography

Vinod Kapse born at Nagpur in India. He received the B.E. degree in Industrial Electronics from Amaravati University, Amaravati , India, in 1998, M. Tech. degree in Electronics Engg. from Nagpur University, Nagpur , India in 2007. In 1999, he joined the Srijan Control Drives in R & D department. In 2000, he joined the Sibar Software Services (India) Ltd. as a Design Engineer. In 2002, he joined as a Lecturer in Department of Electronics & Communication in Guru Ramdas Khalsa Institute of Science & Technology, Jabalpur(M.P.) India. He has been member of IEEE. He is currently a Asst. Professor in Gyan Ganga Institute of Technology & Science, Jabalpur(M.P.) India. His research interest includes VLSI Design, Fuzzy logic, Robotics.

Author Articles
FPGA Based Pipelined Parallel Architecture for Fuzzy Logic Controller

By Vinod Kapse Bhavana Jharia S. S. Thakur

DOI: https://doi.org/10.5815/ijmecs.2012.07.04, Pub. Date: 8 Jul. 2012

This paper presents a high-speed VLSI fuzzy inference processor for the real-time applications using trapezoid-shaped membership functions. Analysis shows that the matching degree between two trapezoid-shaped membership functions can be obtained without traversing all the elements in the universal disclosure set of all possible conditions. A FPGA based pipelined parallel VLSI architecture has been proposed to take advantage of this basic idea, implemented on CycloneII-EP2C70F896C8. The controller is capable of processing fuzzified input. 
The proposed controller is designed for 2-input 1-output with maximum clock rate is 12.96 MHz and 275.33 MHz for 16 and 8 rules respectively. Thus, the inference speed is 0.81 and 34.41 MFLIPS for 16 and 8 rules, respectively.

[...] Read more.
Other Articles